

### **General Description**

The DS1340 is a real-time clock (RTC)/calendar that is pin compatible and functionally equivalent to the ST M41T00, including the software clock calibration. The device additionally provides trickle-charge capability on the VBACKUP pin, a lower timekeeping voltage, and an oscillator STOP flag. Block access of the register map is identical to the ST device. Two additional registers, which are accessed individually, are required for the trickle charger and flag. The clock/calendar provides seconds, minutes, hours, day, date, month, and year information. A built-in power-sense circuit detects power failures and automatically switches to the backup supply. The device is programmed serially through an I2C\* bidirectional bus.

### **Applications**

Portable Instruments Point-of-Sale Equipment Medical Equipment **Telecommunications** 

## Typical Operating Circuit



\*Purchase of I<sup>2</sup>C components from Maxim Integrated Products. Inc., or one of its sublicensed Associated Companies, conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

#### **Features**

- ◆ Enhanced Second Source for the ST M41T00
- ♦ Available in a Surface-Mount Package with an Integrated Crystal (DS1340C)
- ♦ Fast (400kHz) I<sup>2</sup>C Interface
- ♦ Software Clock Calibration
- ♦ RTC Counts Seconds, Minutes, Hours, Day, Date, Month, and Year
- ♦ Automatic Power-Fail Detect and Switch Circuitry
- ◆ Trickle-Charge Capability
- ♦ Low Timekeeping Voltage Down to 1.3V
- ◆ Three Operating Voltage Ranges (1.8V, 3V, and 3.3V)
- ♦ Oscillator Stop Flag
- ♦ Available in 8-Pin µSOP or SO Packages
- Underwriters Laboratory (UL) Recognized

### **Ordering Information**

| PART        | TEMP RANGE     | PIN-PACKAGE    | TOP<br>MARK <sup>†</sup> |
|-------------|----------------|----------------|--------------------------|
| DS1340Z-18  | -40°C to +85°C | 8 SO (0.150in) | D1340-18                 |
| DS1340Z-3   | -40°C to +85°C | 8 SO (0.150in) | DS1340-3                 |
| DS1340Z-33  | -40°C to +85°C | 8 SO (0.150in) | D1340-33                 |
| DS1340U-18  | -40°C to +85°C | 8 μSOP         | 1340A1-18                |
| DS1340U-3   | -40°C to +85°C | 8 μSOP         | 1340A1-3                 |
| DS1340U-33  | -40°C to +85°C | 8 μSOP         | 1340A1-33                |
| DS1340C-18  | -40°C to +85°C | 16 SO          | 1340C-18                 |
| DS1340C-3   | -40°C to +85°C | 16 SO          | 1340C-3                  |
| DS1340C-33  | -40°C to +85°C | 16 SO          | 1340C-33                 |
| DS1340Z-18+ | -40°C to +85°C | 8 SO (0.150in) | D1340-18                 |
| DS1340Z-3+  | -40°C to +85°C | 8 SO (0.150in) | DS1340-3                 |
| DS1340Z-33+ | -40°C to +85°C | 8 SO (0.150in) | D1340-33                 |
| DS1340U-18+ | -40°C to +85°C | 8 μSOP         | 1340A1-18                |
| DS1340U-3+  | -40°C to +85°C | 8 μSOP         | 1340A1-3                 |
| DS1340U-33+ | -40°C to +85°C | 8 μSOP         | 1340A1-33                |
| DS1340C-18# | -40°C to +85°C | 16 SO          | 1340C-18                 |
| DS1340C-3#  | -40°C to +85°C | 16 SO          | 1340C-3                  |
| DS1340C-33# | -40°C to +85°C | 16 SO          | 1340C-33                 |

- + Denotes a lead-free/RoHS-compliant device.
- # Denotes a RoHS-compliant device that may include lead that is exempt under RoHS requirements. The lead finish is JESD97 category e3, and is compatible with both lead-based and leadfree soldering processes.
- † A "+" anywhere on the top mark denotes a lead-free device. A "#" denotes a RoHS-compliant device.

Pin Configurations appear at end of data sheet.



#### **ABSOLUTE MAXIMUM RATINGS**

| Voltage Range on VCC Pin Relative to Gro | und0.3V to +6.0V                 | Storage Tempera  |
|------------------------------------------|----------------------------------|------------------|
| Voltage Range on SDA, SCL, and FT/OUT    |                                  | Soldering Temper |
| Relative to Ground                       | 0.3V to (V <sub>CC</sub> + 0.3V) |                  |
| Operating Temperature Range              | -40°C to ±85°C                   |                  |

| Storage Temperature Range   | 55°C to +125°C          |
|-----------------------------|-------------------------|
| Soldering Temperature Range |                         |
|                             | J-STD-020 Specification |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **AC ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = V_{CC} MIN to V_{CC} MAX, T_A = -40^{\circ}C to +85^{\circ}C, unless otherwise noted.)$  (Note 1, Figure 1)

| PARAMETER                                                         | SYMBOL           | CONDITIONS    | MIN TYP                | MAX     | UNITS     |  |
|-------------------------------------------------------------------|------------------|---------------|------------------------|---------|-----------|--|
| CCI Clock Fraguency                                               | f                | Standard mode | 0                      | 100     | kHz       |  |
| SCL Clock Frequency                                               | fscl             | Fast mode     | 100                    | 100 400 |           |  |
| Bus Free Time Between STOP                                        | <b>*</b>         | Standard mode | 4.7                    |         |           |  |
| and START Conditions                                              | tBUF             | Fast mode     | 1.3                    |         | μs        |  |
| Hold Time (Repeated) START                                        | tup or a         | Standard mode | 4.0                    |         | 110       |  |
| Condition (Note 2)                                                | thd:Sta          | Fast mode     | 0.6                    |         | μs        |  |
| Low Pariod of COL Clock                                           | ti ou            | Standard mode | 4.7                    |         |           |  |
| Low Period of SCL Clock                                           | tLOW             | Fast mode     | 1.3                    |         | μs        |  |
| High Davied of CCI. Clock                                         | t                | Standard mode | 4.0                    |         |           |  |
| High Period of SCL Clock                                          | tHIGH            | Fast mode     | 0.6                    |         | μs        |  |
| Data Hald Time (Natas 2, 4)                                       | 4                | Standard mode | 0                      | 0.9     | μs        |  |
| Data Hold Time (Notes 3, 4)                                       | thd:dat          | Fast mode     | 0                      | 0.9     |           |  |
| Data Catura Times (Note 5)                                        |                  | Standard mode | 250                    | 250     |           |  |
| Data Setup Time (Note 5)                                          | tsu:DAT          | Fast mode     | 100                    |         | ns        |  |
| CTART Catura Time a                                               | tsu:sta          | Standard mode | 4.7                    |         |           |  |
| START Setup Time                                                  |                  | Fast mode     | 0.6                    |         | μs        |  |
| Rise Time of SDA and SCL                                          | 4_               | Standard mode | 20 + 0.1C <sub>B</sub> | 1000    |           |  |
| Signals (Note 6)                                                  | t <sub>R</sub>   | Fast mode     | 20 + 0.1C <sub>B</sub> | 300     | ns        |  |
| Fall Time of SDA and SCL Signals                                  |                  | Standard mode | 20 + 0.1C <sub>B</sub> | 300     | $\dagger$ |  |
| (Note 6)                                                          | tF               | Fast mode     | 20 + 0.1C <sub>B</sub> | 300     | ns        |  |
| Catura Times for CTOD Condition                                   | t                | Standard mode | 4.7                    |         |           |  |
| Setup Time for STOP Condition                                     | tsu:sto          | Fast mode     | 0.6                    |         | μs        |  |
| Capacitive Load for Each Bus<br>Line                              | СВ               | (Note 6)      |                        | 400     | pF        |  |
| I/O Capacitance (SCL, SDA)                                        | C <sub>I/O</sub> |               | 10                     |         | рF        |  |
| Pulse Width of Spikes that Must be Suppressed by the Input Filter | tsp              | Fast mode     | 30                     |         | ns        |  |
| Oscillator Stop Flag (OSF) Delay                                  | tosf             | (Note 7)      | 100                    |         | ms        |  |



### RECOMMENDED DC OPERATING CONDITIONS

 $(V_{CC} = V_{CC\ MIN}\ to\ V_{CC\ MAX},\ T_A = -40^{\circ}C\ to\ +85^{\circ}C,\ unless\ otherwise\ noted.$  Typical values are at  $V_{CC} = 3.3V,\ T_A = +25^{\circ}C,\ unless\ otherwise\ noted.)$  (Note 1)

| PARAMETER                                                          | SYMBOL          | CONDITIONS                                                            | MIN                    | TYP  | MAX                    | UNITS |  |  |  |
|--------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------|------------------------|------|------------------------|-------|--|--|--|
|                                                                    |                 | DS1340-18                                                             | 1.71                   | 1.8  | 1.89                   |       |  |  |  |
| Supply Voltage (Note 8)                                            | Vcc             | DS1340-3                                                              | 2.7                    | 3.0  | 3.3                    | V     |  |  |  |
|                                                                    |                 | DS1340-33                                                             | 2.97                   | 3.3  | 5.5                    |       |  |  |  |
| Input Logic 1 (SDA, SCL)                                           | VIH             | (Note 8)                                                              | 0.7 x V <sub>C</sub> ( |      | V <sub>CC</sub> + 0.3  | V     |  |  |  |
| Input Logic 0 (SDA, SCL)                                           | V <sub>IL</sub> | (Note 8)                                                              | -0.3                   | +    | 0.3 x V <sub>C</sub> C | V     |  |  |  |
| Supply Voltage, Pullup<br>(FT/OUT, SDA, SCL), V <sub>CC</sub> = 0V | V <sub>PU</sub> | (Note 8)                                                              |                        |      | 5.5                    | V     |  |  |  |
|                                                                    |                 | DS1340-18                                                             | 1.3                    |      | 3.7                    |       |  |  |  |
| Backup Supply Voltage (Note 8)                                     | VBACKUP         | DS1340-3                                                              | 1.3                    |      | 3.7                    | V     |  |  |  |
|                                                                    |                 | DS1340-33                                                             | 1.3                    |      | 5.5                    |       |  |  |  |
|                                                                    | R1              | (Notes 9, 10)                                                         |                        | 250  |                        |       |  |  |  |
| Trickle-Charge Current-Limiting Resistors                          | R2              | (Note 11)                                                             |                        | 2000 |                        |       |  |  |  |
| THESISIOIS                                                         | R3              | (Note 12)                                                             |                        | 4000 |                        | 1     |  |  |  |
|                                                                    |                 | DS1340-18                                                             | 1.51                   | 1.6  | 1.71                   |       |  |  |  |
| Power-Fail Voltage (Note 8)                                        | VPF             | DS1340-3                                                              | 2.45                   | 2.6  | 2.7                    | V     |  |  |  |
|                                                                    |                 | DS1340-33                                                             | 2.70                   | 2.88 | 2.97                   |       |  |  |  |
| Input Leakage (SCL, CLK)                                           | ILI             |                                                                       | -1                     |      | +1                     | μΑ    |  |  |  |
| I/O Leakage (SDA, FT/OUT)                                          | I <sub>LO</sub> |                                                                       | -1                     |      | +1                     | μΑ    |  |  |  |
| SDA Logio O Output                                                 | lo. on .        | $V_{CC} > 2V; V_{OL} = 0.4V$                                          |                        |      | 3.0                    |       |  |  |  |
| SDA Logic 0 Output                                                 | IOLSDA          | 1.7V < V <sub>CC</sub> < 2V; V <sub>OL</sub> = 0.2 x V <sub>CC</sub>  |                        |      | 3.0                    | mA    |  |  |  |
|                                                                    |                 | $V_{CC} > 2V; V_{OL} = 0.4V$                                          |                        |      | 3.0                    | mA    |  |  |  |
| FT/OUT Logic 0 Output                                              | lolsqw          | 1.7V < V <sub>CC</sub> < 2V; V <sub>OL</sub> = 0.2 x V <sub>CC</sub>  |                        |      | 3.0                    | IIIA  |  |  |  |
|                                                                    |                 | 1.3V < V <sub>CC</sub> < 1.7V; V <sub>OL</sub> = 0.2x V <sub>CC</sub> |                        |      | 250                    | μΑ    |  |  |  |
|                                                                    |                 | DS1340-18                                                             |                        | 72   | 150                    |       |  |  |  |
| Active Supply Current (Note 13)                                    | ICCA            | DS1340-3                                                              |                        | 108  | 200                    | μΑ    |  |  |  |
|                                                                    |                 | DS1340-33                                                             |                        | 192  | 300                    |       |  |  |  |
|                                                                    |                 | DS1340-18                                                             |                        | 60   | 100                    |       |  |  |  |
| Standby Current (Note 14)                                          | Iccs            | DS1340-3                                                              |                        | 81   | 125                    | μΑ    |  |  |  |
|                                                                    |                 | DS1340-33                                                             |                        | 100  | 150                    |       |  |  |  |
| VBACKUP Leakage Current                                            | IBACKUPLKG      | VBACKUP = 3.7V                                                        |                        |      | 100                    | nA    |  |  |  |

#### DC ELECTRICAL CHARACTERISTICS

 $(V_{CC} = 0V, V_{BACKUP} = 3.7V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$  (Note 1)

| PARAMETER                      | SYMBOL    | CONDITIONS                                                                           | MIN | TYP  | MAX  | UNITS |
|--------------------------------|-----------|--------------------------------------------------------------------------------------|-----|------|------|-------|
|                                | IBACKUP1  | OSC ON, FT = 0 (Note 15)                                                             |     | 800  | 1150 |       |
| No a company                   | IBACKUP2  | OSC ON, FT = 1 (Note 15)                                                             |     | 850  | 1250 | Λ     |
| VBACKUP Current                | Іваскирз  | OSC ON, FT = 0, V <sub>BACKUP</sub> = 3.0V,<br>T <sub>A</sub> = +25°C (Notes 15, 16) |     | 800  | 1000 | nA    |
| VBACKUP Data-Retention Current | IBACKUPDR | OSC OFF                                                                              |     | 25.0 | 100  | nA    |

#### POWER-UP/POWER-DOWN CHARACTERISTICS

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C) \text{ (Figure 2)}$ 

| PARAMETER                                                               | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
|-------------------------------------------------------------------------|--------|------------|-----|-----|-----|-------|
| Recovery at Power-Up                                                    | trec   | (Note 17)  |     |     | 2   | ms    |
| V <sub>CC</sub> Fall Time; V <sub>PF(MAX)</sub> to V <sub>PF(MIN)</sub> | tvccf  |            | 300 |     |     | μs    |
| V <sub>CC</sub> Rise Time; V <sub>PF(MIN)</sub> to V <sub>PF(MAX)</sub> | tvccr  |            | 0   |     |     | μs    |

WARNING: Under no circumstances are negative undershoots, of any amplitude, allowed when device is in battery-backup mode.

- **Note 1:** Limits at -40°C are guaranteed by design and not production tested.
- **Note 2:** After this period, the first clock pulse is generated.
- **Note 3:** A device must internally provide a hold time of at least 300ns for the SDA signal (referred to as the V<sub>IH(MIN)</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- Note 4: The maximum tho part only has to be met if the device does not stretch the low period (trow) of the SCL signal.
- Note 5: A fast-mode device can be used in a standard-mode system, but the requirement t<sub>SU:DAT</sub> ≥ to 250ns must be met. This is automatically the case if the device does not stretch the low period of the SCL signal. If such a device does stretch the low period of the SCL signal, it must output the next data bit to the SDA line t<sub>R MAX</sub> + t<sub>SU:DAT</sub> = 1000 + 250 = 1250ns before the SCL line is released.
- Note 6: CB—total capacitance of one bus line in pF.
- Note 7: The parameter t<sub>OSF</sub> is the period of time the oscillator must be stopped for the OSF flag to be set over the  $0V \le V_{CC} \le V_{CCMAX}$  and  $1.3V \le V_{BAT} \le 3.7V$  range.
- Note 8: All voltages are referenced to ground.
- **Note 9:** Measured at VCC = typ, VBACKUP = 0V, register 08h = A5h.
- **Note 10:** The use of the 250 $\Omega$  trickle-charge resistor is not allowed at  $V_{CC} > 3.63V$  and should not be enabled.
- **Note 11:** Measured at VCC = typ, VBACKUP = 0V, register 08h = A6h.
- **Note 12:** Measured at  $V_{CC} = typ$ ,  $V_{BACKUP} = 0V$ , register 08h = A7h.
- **Note 13:** I<sub>CCA</sub>—SCL clocking at max frequency = 400kHz.
- **Note 14:** Specified with I<sup>2</sup>C bus inactive.
- Note 15: Measured with a 32.768kHz crystal attached to the X1 and X2 pins.
- Note 16: Limits at +25°C are guaranteed by design and not production tested.
- Note 17: This delay applies only if the oscillator is enabled and running. If the oscillator is disabled or stopped, no power-up delay



Figure 1. Data Transfer on I<sup>2</sup>C Serial Bus



Figure 2. Power-Up/Power-Down Timing

### **Typical Operating Characteristics**

( $V_{CC}$  = +3.3V,  $T_A$  = +25 $^{\circ}$ C, unless otherwise noted.)













### **Pin Description**

| Р | PIN  |         | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8 | 16   | NAME    | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1 | _    | X1      | Connections for a Standard 32.768kHz Quartz Crystal. The internal oscillator circuitry is designed for operation with a crystal having a specified load capacitance (CL) of 12.5pF. X1 is the input to the                                                                                                                                                                                                                                                                     |
| 2 | _    | X2      | oscillator and can optionally be connected to an external 32.768kHz oscillator. The output of the internal oscillator, X2, is floated if an external oscillator is connected to X1.                                                                                                                                                                                                                                                                                            |
| 3 | 14   | VBACKUP | Connection for a Secondary Power Supply. For the 1.8V and 3V devices, VBACKUP must be held between 1.3V and 3.7V for proper operation. VBACKUP can be as high as 5.5V on the 3.3V device. This pin can be connected to a primary cell such as a lithium coin cell. Additionally, this pin can be connected to a rechargeable cell or a super cap when used with the trickle-charge feature. UL recognized to ensure against reverse charging when used with a lithium battery. |
| 4 | 15   | GND     | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5 | 16   | SDA     | Serial Data Input/Output. SDA is the data input/output for the I <sup>2</sup> C serial interface. The SDA pin is open drain and requires an external pullup resistor.                                                                                                                                                                                                                                                                                                          |
| 6 | 1    | SCL     | Serial Clock Input. SCL is the clock input for the I <sup>2</sup> C interface and is used to synchronize data movement on the serial interface.                                                                                                                                                                                                                                                                                                                                |
| 7 | 2    | FT/OUT  | Frequency Test/Output. This pin is used to output either a 512Hz signal or the value of the OUT bit. When the FT bit is logic 1, the FT/OUT pin toggles at a 512Hz rate. When the FT bit is logic 0, the FT/OUT pin reflects the value of the OUT bit. This open-drain pin requires an external pullup resistor, and operates with either VCC or VBACKUP applied.                                                                                                              |
| 8 | 3    | Vcc     | DC Power for Primary Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| _ | 4–13 | N.C.    | No Connection. Must be connected to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                    |

### Detailed Description

The DS1340 is a low-power clock/calendar with a trickle charger. Address and data are transferred serially through a I<sup>2</sup>C bidirectional bus. The clock/calendar provides seconds, minutes, hours, day, date, month, and year information. The date at the end of the month is automatically adjusted for months with fewer than 31 days, including corrections for leap year. The DS1340 has a built-in power-sense circuit that detects power failures and automatically switches to the backup supply.

#### Oscillator Circuit

The DS1340 uses an external 32.768kHz crystal. The oscillator circuit does not require any external resistors or capacitors to operate. Table 1 specifies several crystal parameters for the external crystal. Figure 3 shows a functional schematic of the oscillator circuit. If using a crystal with the specified characteristics, the startup time is usually less than one second.

#### **Clock Accuracy**

The initial clock accuracy depends on the accuracy of the crystal and the accuracy of the match between the capacitive load of the oscillator circuit and the capacitive load for which the crystal was trimmed. Additional

### Table 1. Crystal Specifications\*

| PARAMETER            | SYMBOL | MIN | TYP    | MAX     | UNITS |
|----------------------|--------|-----|--------|---------|-------|
| Nominal<br>Frequency | fO     |     | 32.768 |         | kHz   |
| Series Resistance    | ESR    |     |        | 45,60** | kΩ    |
| Load Capacitance     | CL     |     | 12.5   |         | рF    |

<sup>\*</sup>The crystal, traces, and crystal input pins should be isolated from RF generating signals. Refer to Application Note 58: Crystal Considerations for Dallas Real-Time Clocks for additional specifications.

<sup>\*\*</sup>A crystal with up to  $60k\Omega$  ESR can be used if the minimum operating voltages on both  $V_{CC}$  and  $V_{BACKUP}$  are at least 2.0V.



Figure 3. Oscillator Circuit Showing Internal Bias Network





Figure 4. Layout Example

error is added by crystal frequency drift caused by temperature shifts. External circuit noise coupled into the oscillator circuit can result in the clock running fast. Figure 4 shows a typical PC board layout for isolating the crystal and oscillator from noise. Refer to Application Note 58: Crystal Considerations with Dallas Real-Time Clocks (www.maxim-ic.com/RTCapps) for detailed information.

#### DS1340C Only

The DS1340C integrates a standard 32,768Hz crystal into the package. Typical accuracy with nominal  $V_{\rm CC}$  and +25°C is approximately +15ppm. Refer to Application Note 58 for information about crystal accuracy vs. temperature.

#### \_Operation

The DS1340 operates as a slave device on the serial bus. Access is obtained by implementing a START



Figure 5. Functional Diagram

condition and providing a device identification code followed by data. Subsequent registers can be accessed sequentially until a STOP condition is executed. The device is fully accessible and data can be written and read when VCC is greater than VpF. However, when VCC falls below VpF, the internal clock registers are blocked from any access. If VpF is less than VBACKUP, the device power is switched from VCC to VBACKUP when VCC drops below VpF. If VpF is greater than VBACKUP, the device power is switched from VCC to VBACKUP when VCC drops below VBACKUP. The registers are maintained from the VBACKUP source until VCC is returned to nominal levels. The functional diagram (Figure 5) shows the main elements of the serial RTC.

#### \_Address Map

Table 2 shows the DS1340 address map. The RTC registers are located in address locations 00h to 06h, and the control register is located at 07h. The trickle-charge

Table 2. Address Map

| ADDRESS | BIT 7 | BIT 6 | BIT 5     | BIT 4    | BIT 3 | BIT 2 | BIT 1 | BIT 0 | FUNCTION        | RANGE      |
|---------|-------|-------|-----------|----------|-------|-------|-------|-------|-----------------|------------|
| 00H     | EOSC  |       | 10 Secon  | ds       |       | Seco  | onds  |       | Seconds         | 00–59      |
| 01H     | Χ     |       | 10 Minute | es       |       | Min   | utes  |       | Minutes         | 00–59      |
| 02H     | CEB   | СВ    | 10 H      | Hours    |       | Но    | urs   |       | Century/Hours   | 0–1; 00–23 |
| 03H     | Χ     | Χ     | Х         | Х        | Χ     |       | Day   |       | Day             | 01–07      |
| 04H     | Χ     | Х     | 10        | Date     |       | Da    | ate   |       | Date            | 01–31      |
| 05H     | Χ     | Χ     | Х         | 10 Month |       | Мо    | nth   |       | Month           | 01–12      |
| 06H     |       | 10    | 10 Year   |          |       | Υe    | ear   |       | Year            | 00–99      |
| 07H     | OUT   | FT    | S         | CAL4     | CAL3  | CAL2  | CAL1  | CAL0  | Control         | _          |
| 08H     | TCS3  | TCS2  | TCS1      | TCS0     | DS1   | DS0   | ROUT1 | ROUT0 | Trickle Charger | _          |
| 09H     | OSF   | 0     | 0         | 0        | 0     | 0     | 0     | 0     | Flag            | _          |

X = Read/Write bit

Note: Unless otherwise specified, the state of the registers is not defined when power is first applied.





Figure 6. Trickle Charger Functional Diagram

and flag registers are located in address locations 08h to 09h. During a multibyte access of the timekeeping registers, when the address pointer reaches 07h—the end of the clock and control register space—it wraps around to location 00h. Writing the address pointer to the corresponding location accesses address locations 08h and 09h. After accessing location 09h, the address pointer wraps around to location 00h. On a I<sup>2</sup>C START, STOP, or address pointer incrementing to location 00h, the current time is transferred to a second set of registers. The time information is read from these secondary registers, while the clock may continue to run. This eliminates the need to reread the registers in case the main registers update during a read.

#### **Clock and Calendar**

The time and calendar information is obtained by reading the appropriate register bytes. Table 2 shows the RTC registers. The time and calendar data are set or initialized by writing the appropriate register bytes. The contents of the time and calendar registers are in the binary-coded decimal (BCD) format. The day-of-week register increments at midnight. Values that correspond to the day of week are user-defined but must be sequential (i.e., if 1 equals Sunday, then 2 equals Monday, and so on). Illogical time and date entries result in undefined operation. Bit 7 of register 0 is the enable oscillator (EOSC) bit. When this bit is set to 1, the oscillator is disabled. When cleared to 0, the oscillator is enabled. The initial power-up value of EOSC is 0.

Location 02h is the century/hours register. Bit 7 and bit 6 of the century/hours register are the century-enable

bit (CEB) and the century bit (CB). Setting CEB to logic 1 causes the CB bit to toggle, either from a logic 0 to a logic 1, or from a logic 1 to a logic 0, when the years register rolls over from 99 to 00. If CEB is set to logic 0, CB does not toggle.

When reading or writing the time and date registers, secondary (user) buffers are used to prevent errors when the internal registers update. When reading the time and date registers, the user buffers are synchronized to the internal registers on any START or STOP and when the register pointer rolls over to zero. The time information is read from these secondary registers while the clock continues to run. This eliminates the need to reread the registers in case the internal registers update during a read.

The divider chain is reset whenever the seconds register is written. Write transfers occur on the acknowledge from the DS1340. Once the divider chain is reset, to avoid rollover issues, the remaining time and date registers must be written within one second.

### Special-Purpose Registers

The DS1340 has three additional registers (control, trickle charger, and flag) that control the RTC, trickle charger, and oscillator flag output.

#### **Control Register (07h)**

**Bit 7: Output Control (OUT).** This bit controls the output level of the FT/OUT pin when the FT bit is set to 0. If FT = 0, the logic level on the FT/OUT pin is 1 if OUT = 1 and 0 if OUT = 0. The initial power-up OUT value is 1.



**Bit 6: Frequency Test (FT).** When this bit is 1, the FT/OUT pin toggles at a 512Hz rate. When FT is written to 0, the OUT bit controls the state of the FT/OUT pin. The initial power-up value of FT is 0.

**Bit 5: Calibration Sign Bit (S).** A logic 1 in this bit indicates positive calibration for the RTC. A 0 indicates negative calibration for the clock. See the *Clock Calibration* section for a detailed description of the bit operation. The initial power-up value of S is 0.

**Bits 4 to 0: Calibration Bits (CAL4 to CAL0).** These bits can be set to any value between 0 and 31 in binary form. See the *Clock Calibration* section for a detailed description of the bit operation. The initial power-up value of CAL0–CAL4 is 0.

#### Trickle-Charger Register (08h)

The simplified schematic in Figure 6 shows the basic components of the trickle charger. The trickle-charge select (TCS) bits (bits 4–7) control the selection of the trickle charger. To prevent accidental enabling, only a pattern on 1010 enables the trickle charger. All other patterns disable the trickle charger. The trickle charger is disabled when power is first applied. The diodeselect (DS) bits (bits 2, 3) select whether or not a diode is connected between VCC and VBACKUP. If DS is 01, no diode is selected; if DS is 10, a diode is selected. The ROUT bits (bits 0, 1) select the value of the resistor connected between VCC and VBACKUP. Table 3 shows the resistor selected by the resistor select (ROUT) bits and the diode selected by the diode select (DS) bits.

**Warning:** The ROUT value of  $250\Omega$  must not be selected whenever V<sub>CC</sub> is greater than 3.63V.

The user determines diode and resistor selection according to the maximum current desired for battery or super cap charging (Table 3). The maximum charg-

ing current can be calculated as illustrated in the following example.

Assume that a 3.3V system power supply is applied to VCC and a super cap is connected to VBACKUP. Also assume that the trickle charger has been enabled with a diode and resistor R2 between VCC and VBACKUP. The maximum current IMAX would therefore be calculated as follows:

$$I_{MAX} = (3.3V - diode drop) / R2 \approx (3.3V - 0.7V) / 2k\Omega \approx 1.3mA$$

As the super cap charges, the voltage drop between VCC and VBACKUP decreases and therefore the charge current decreases.

Flag Register (09h)

Bit 7: Oscillator Stop Flag (OSF). A logic 1 in this bit indicates that the oscillator has stopped or was stopped for some time period and may be used to judge the validity of the clock and calendar data. This bit is edge triggered and is set to logic 1 when the internal circuitry senses that the oscillator has transitioned from a normal run state to a STOP condition. The following are examples of conditions that can cause the OSF bit to be set:

- 1) The first time power is applied.
- The voltages present on V<sub>CC</sub> and V<sub>BACKUP</sub> are insufficient to support oscillation.
- 3) The EOSC bit is set to 1, disabling the oscillator.
- 4) External influences on the crystal (e.g., noise, leakage).

The OSF bit remains at logic 1 until written to logic 0. It can only be written to logic 0. Attempting to write OSF to logic 1 leaves the value unchanged.

| <b>-</b> | T ' ' ' ' ' ' ' ' |          |
|----------|-------------------|----------|
| Table 3. | Trickle-Charge    | Reaister |

| TCS3 | TCS2 | TCS1 | TCS0 | DS1 | DS0 | ROUT1 | ROUT0 | FUNCTION                        |
|------|------|------|------|-----|-----|-------|-------|---------------------------------|
| Х    | Χ    | Х    | Χ    | 0   | 0   | Х     | Х     | Disabled                        |
| X    | Χ    | Х    | Χ    | 1   | 1   | Х     | Х     | Disabled                        |
| Х    | Χ    | Х    | Χ    | Χ   | Х   | 0     | 0     | Disabled                        |
| 1    | 0    | 1    | 0    | 0   | 1   | 0     | 1     | No diode, $250\Omega$ resistor  |
| 1    | 0    | 1    | 0    | 1   | 0   | 0     | 1     | One diode, $250\Omega$ resistor |
| 1    | 0    | 1    | 0    | 0   | 1   | 1     | 0     | No diode, 2kΩ resistor          |
| 1    | 0    | 1    | 0    | 1   | 0   | 1     | 0     | One diode, $2k\Omega$ resistor  |
| 1    | 0    | 1    | 0    | 0   | 1   | 1     | 1     | No diode, 4kΩ resistor          |
| 1    | 0    | 1    | 0    | 1   | 0   | 1     | 1     | One diode, 4kΩ resistor         |
| 0    | 0    | 0    | 0    | 0   | 0   | 0     | 0     | Power-on reset value            |



Figure 7. I<sup>2</sup>C Data Transfer Overview

Bits 6 to 0: All other bits in the flag register read as 0 and cannot be written.

#### **Clock Calibration**

The DS1340 provides a digital clock calibration feature to allow compensation for crystal and temperature variations. The calibration circuit adds or subtracts counts from the oscillator divider chain at the divide-by-256 stage. The number of pulses blanked (subtracted for negative calibration) or inserted (added for positive calibration) depends upon the value loaded into the five calibration bits (CAL4–CAL0) located in the control register. Adding counts speeds the clock up and subtracting counts slows the clock down.

The calibration bits can be set to any value between 0 and 31 in binary form. Bit 5 of the control register, S, is the sign bit. A value of 1 for the S bit indicates positive calibration, while a value of 0 represents negative calibration. Calibration occurs within a 64-minute cycle. The first 62 minutes in the cycle can, once per minute, have a one-second interval where the calibration is performed. Negative calibration blanks 128 cycles of the 32,768Hz oscillator, slowing the clock down. Positive calibration inserts 256 cycles of the 32,768Hz oscillator, speeding the clock up. If a binary 1 is loaded into the calibration bits, only the first two minutes in the 64minute cycle are modified. If a binary 6 is loaded, the first 12 minutes are affected, and so on. Therefore, each calibration step either adds 512 or subtracts 256 oscillator cycles for every 125,829,120 actual 32,678Hz oscillator cycles (64 minutes). This equates to +4.068ppm or -2.034ppm of adjustment per calibration step. If the oscillator runs at exactly 32,768Hz, each of the 31 increments of the calibration bits would represent +10.7 or -5.35 seconds per month, corresponding to +5.5 or -2.75 minutes per month.

For example, if using the FT function, a reading of 512.01024Hz would indicate a +20ppm oscillator frequency error, requiring a -10(00 1010) value to be loaded in the S bit and the five calibration bits.

**Note:** Setting the calibration bits does not affect the frequency test output frequency. Also note that writing to the control register resets the divider chain.

#### I<sup>2</sup>C Serial Data Bus

The DS1340 supports a bidirectional I<sup>2</sup>C bus and data transmission protocol. A device that sends data onto the bus is defined as a transmitter and a device receiving data as a receiver. The device that controls the message is called a master. The devices that are controlled by the master are slaves. A master device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions must control the bus. The DS1340 operates as a slave on the I<sup>2</sup>C bus. Connections to the bus are made through the open-drain I/O lines SDA and SCL. Within the bus specifications a standard mode (100kHz max clock rate) and a fast mode (400kHz max clock rate) are defined. The DS1340 works in both modes.

The following bus protocol has been defined (Figure 7):

- Data transfer can be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high are interpreted as control signals.





Figure 8. Slave Receiver Mode (Write Mode)

Accordingly, the following bus conditions have been defined:

**Bus not busy:** Both data and clock lines remain high.

**START data transfer:** A change in the data line's state from high to low, while the clock line is high, defines a START condition.

**STOP data transfer:** A change in the data line's state from low to high, while the clock line is high, defines a STOP condition.

**Data valid:** The data line's state represents valid data when, after a START condition, the data line is stable for the duration of the high period of the clock signal. The data on the line must be changed during the low period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between the START and STOP conditions is not limited, and is determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth bit.

**Acknowledge:** Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse that is associated with this acknowledge bit.

A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable low during the high period of the acknowledge-related clock pulse. Setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line high to enable the master to generate the STOP condition.



Figure 9. Slave Transmitter Mode (Read Mode

Figures 8 and 9 detail how data transfer is accomplished on the I<sup>2</sup>C bus. Depending upon the state of the R/W bit, two types of data transfer are possible:

**Data transfer from a master transmitter to a slave receiver.** The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte.

Data transfer from a slave transmitter to a master receiver. The master transmits the first byte (the slave address). The slave then returns an acknowledge bit. Next follows a number of data bytes transmitted by the slave to the master. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a not acknowledge is returned.

The master device generates all the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a repeated START condition. Since a repeated START condition is also the beginning of the next serial transfer, the bus is not released.

The DS1340 can operate in the following two modes:

Slave Receiver Mode (Write Mode): Serial data and clock are received through SDA and SCL. After each byte is received, an acknowledge bit is transmitted. Start and STOP conditions are recognized as the beginning and end of a serial transfer. Hardware performs address recognition after reception of the slave address and direction bit. The slave address byte is the first byte received after the master generates the START condition. The slave address byte contains the 7-bit DS1340 address, which is 1101000, followed by the direction bit (R/W), which is 0 for a write. After receiving and decoding the slave address byte, the DS1340 outputs an acknowledge on SDA. After the DS1340 acknowledges the slave address + write bit, the master transmits a word address to the DS1340. This sets the register pointer on the DS1340, with the DS1340 acknowledging the transfer. The master can then transmit zero or

more bytes of data, with the DS1340 acknowledging each byte received. The register pointer increments after each data byte is transferred. The master generates a STOP condition to terminate the data write.

Slave Transmitter Mode (Read Mode): The first byte is received and handled as in the slave receiver mode. However, in this mode, the direction bit indicates that the transfer direction is reversed. The DS1340 transmits serial data on SDA while the serial clock is input on SCL. Start and STOP conditions are recognized as the beginning and end of a serial transfer. Hardware performs address recognition after reception of the slave address and direction bit. The slave address byte is the first byte received after the master generates the START condition. The slave address byte contains the 7-bit DS1340 address, which is 1101000, followed by the direction bit  $(R/\overline{W})$ , which is 1 for a read. After receiving and decoding the slave address byte, the DS1340 outputs an acknowledge on SDA. The DS1340 then begins to transmit data starting with the register address pointed to by the register pointer. If the register pointer is not written to before the initiation of a read mode, the first address that is read is the last one stored in the register pointer. The DS1340 must receive a not acknowledge to end a read.

### Handling, PC Board Layout, and Assembly

The DS1340C package contains a quartz tuning-fork crystal. Pick-and-place equipment may be used, but precautions should be taken to ensure that excessive shocks are avoided. Ultrasonic cleaning should be avoided to prevent damage to the crystal.

Avoid running signal traces under the package, unless a ground plane is placed between the package and the signal line. All N.C. (no connect) pins must be connected to ground.

The SO package may be reflowed as long as the peak temperature does not exceed 240°C. Peak reflow temperature (≥ 230°C) duration should not exceed 10 seconds, and the total time above 200°C should not exceed 40 seconds (30 seconds nominal). Exposure to reflow is limited to 2 times maximum.

Moisture-sensitive packages are shipped from the factory dry-packed. Handling instructions listed on the package label must be followed to prevent damage during reflow. Refer to the IPC/JEDEC J-STD-020 standard for moisture-sensitive device (MSD) classifications.

## Pin Configurations





### **Chip Information**

\_Package Information

TRANSISTOR COUNT: 10,930

PROCESS: CMOS

SUBSTRATE CONNECTED TO GROUND

For the latest package outline information, go to www.maxim-ic.com/DallasPackInfo.

#### **Thermal Information**

Theta-JA: +170°C/W (0.150in SO) Theta-JC: +40°C/W (0.150in SO) Theta-JA: +221°C/W (µSOP) Theta-JC: +39°C/W (µSOP)

Theta-JA: +89.6°C/W (0.300in SO) Theta-JC: +24.8°C/W (0.300in SO)

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_

\_ 13